### DMUX 8-/10-bit 1:4/1:1.5 Gsps TSEV81102G0 Evaluation Board

**User Guide** 





## Section 1

## **Overview**

#### 1.1 Features

- 50Ω Input Clock and Data (Differential ECL) through 2.54 mm Pitch Connectors
   Demultiplexed Outputs (Single-ended ECL) 50Ω Adapted on up to 8 x 2.54 mm Pitch Connectors
- DMUX Functions Adjusted by Jumpers and Potentiometers
- Separated Ground and Supplies
- Suitable for High-frequency Evaluation (up to 1.5 GHz)
- Board Dimensions: 200 mm x 190 mm
- Fully Assembled and Tested

For optimal understanding and use of this evaluation board, please refer to the TS81102G0 DMUX specification also.

#### 1.2 Description

The TSEV81102G0 DMUX Evaluation Board (EB) is designed to simplify the characterization and the evaluation of the TS81102G0 device (1.5 Gsps DMUX). The DMUX EB enables the test of all the functions of the DMUX: Synchronous and Asynchronous reset functions, selection of the DMUX ratio (1:4 or 1:8), selection of the number of bits (8 or 10), output data common mode and swing adjustment, die junction temperature measurements over military temperature range, etc.

The DMUX EB has been designed to enable an easy connection with Atmel ADC Evaluation Boards (i.e.: TSEV8388BG, TSEV83102G0) for an extended functionality evaluation (ADC+DMUX multi-channels applications).

The DMUX EB comes fully assembled and tested, with a TS81102G0 device implemented on-board and a heatsink assembled on the device.

#### 1.3 TSEV81102G0 Evaluation Board







#### 1.4 Board Structure

1.4.1Board Layers<br/>Thickness ProfileThe TSEV81102G0 is a seven-layered PCB constituted by four copper layers and three<br/>dielectric layers.

The board is 1.75 mm thick.

The board layer's number, thickness, and functions are given below, from top to bottom.

Table 1-1. Board Layers Thickness Profile

| Layer                                                          | Characteristics                                                                                                                                          |
|----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Layer 1<br>Copper layer                                        | Copper thickness = $35 \ \mu m$<br>Input signals: $50\Omega$ microstrip lines<br>Output data signals: $60\Omega$ microstrip lines, $50\Omega$ terminated |
| Layer 2<br>RO4003 dielectric layer<br>(Hydrocarbon/Wovenglass) | Layer thickness = 200 µm<br>Dielectric constant = 3.4 at 10 GHz<br>-0.044 dB/inch insertion loss at 2.5 GHz<br>-0.318 dB/inch insertion loss at 18 GHz   |
| Layer 3<br>Copper layer                                        | Copper thickness = 35 $\mu$ m<br>Upper reference plane, divided in two parts: GND and V <sub>PLUSD</sub>                                                 |
| Layer 4<br>BT/Epoxy dielectric layer                           | Layer thickness = 0.4 mm                                                                                                                                 |
| Layer 5<br>Copper layer                                        | Copper thickness = 35 $\mu$ m<br>Power plane: V <sub>EE</sub> , V <sub>CC</sub> , V <sub>TT</sub> , GND                                                  |
| Layer 6<br>BT/Epoxy dielectric layer                           | Layer thickness = 1.0 mm                                                                                                                                 |
| Layer 7<br>Copper layer                                        | Copper thickness = 35 μm<br>Lower reference plane (replica of layer 3)                                                                                   |

| 1.4.2 | Metal Layers | The four metal layers respectively correspond to: the signals' layer (layer 1), the two ref- |
|-------|--------------|----------------------------------------------------------------------------------------------|
|       |              | erence layers (layer 3 and layer 7) and the supply layer (layer 5).                          |

The upper and the lower reference planes (layer 3 and 7) are partitioned into GND (reference for input signals) and  $V_{PLUSD}$  (reference for digital output signals), according to the same partition of the DMUX package.

Layer 5 is dedicated to power supplies (and ground).

**1.4.3 Dielectric Layers** The three dielectric layers are respectively constituted by a low insertion loss dielectric (RO4003) layer (layer 2) and by a BT/Epoxy dielectric layer (layer 4 and 6).



Considering the severe mechanical constraints due to the wide temperature range and the high frequency domain in which the board is to operate, two different dielectric materials are used:

- The low insertion loss RO4003 Hydrocarbon/Wovenglass dielectric (-0.044 dB/inch loss at 2.5 GHz) which has an enhanced dielectric consistency in the high frequency domain is dedicated to the routing of 50Ω and 60Ω traces. The RO4003 dielectric constant is typically 3.4 at 10 GHz.
- The BT/Epoxy layer is chosen because of its enhanced mechanical characteristics for elevated temperature operations. The typical dielectric constant is 4.5 at 1 MHz. The BT/Epoxy dielectric has enhanced characteristics compared to FR4 Epoxy dielectric, namely:
  - higher operating temperature value: 170°C (125°C for FR4),
  - better withstanding of thermal shocks (from -65°C up to 170°C).

The characteristics of these two dielectrics make the board particularly suitable for performing measurements in the high frequency domain and over the military temperature range.

#### **1.5 Power Supplies** and Ground Access The power supplies and ground access are provided by four 4 mm section banana jacks (red jacks) respectively for V<sub>EE</sub>, V<sub>CC</sub>, V<sub>TT</sub>, V<sub>PLUSD</sub>. The Ground access is provided by two 4 mm banana jacks (black jacks). Note: Two distinct Ground pads GND have been implemented on the board because of layout considerations. For proper use, connect them together to the same Ground.

#### 1.6 Input Access

1.6.1Input Data and Clock<br/>AccessAccess to the differential data and clock inputs (ClkIn, ClkInb, I[0..9], I[0..9]b) are pro-<br/>vided by a female 2.54 mm pitch connector, via 50Ω microstrip lines.

The connector is made of 2 rows of pitches. The lower row is connected to GND. The upper row is used for the data and the clock connections. Each differential signal is separated by a pitch connected to GND, as shown:

Figure 1-2. Input Data Pitch Connector



Note:  $100\Omega$  differential adaptation is performed on-chip.

1.6.2Synchronous Reset<br/>AccessAccess to the signals SyncReset and SyncReset bis provided by two SMA connectors,<br/>via 50Ω microstrip lines.

Note:  $100\Omega$  differential adaptation is performed on-chip.



 1.6.3 Asynchronous Reset Access
 1.6.4 ADC Synchronization
 Access to the signal AsyncReset is provided by a SUBVIS connector.
 Access to the differential signal ADCDELADJIN is provided by two SMA connectors, via 50Ω microstrip lines.

**Input Signal Access** Note:  $100\Omega$  differential adaptation is performed on-chip.

#### 1.7 Outputs Access

**1.7.1** Digital OutputsAccess to the single-ended output data and to the differential output clock (A[0..9] to<br/>H[0..9], RefA to RefH, DR, DRb) is provided by male 2.54 mm pitch connectors, via  $60\Omega$ <br/>microstrip lines. The microstrip lines are  $50\Omega$  terminated.

The connectors are made of 2 rows of pitches. The upper rows are used for the signals' connections. The lower rows are connected to GROUND. The output ports are separated from one another by a column (2 pitches) connected to GROUND, as shown:

#### Figure 1-3. Output Data Pitch Connector

| X9  | GND | REF | Y1 | Y   | Y9  | GND | REFZ    |
|-----|-----|-----|----|-----|-----|-----|---------|
| GND | GND |     |    | GND | GND | GND | GND<br> |

- Note: The characteristic impedance of the data output microstrip lines has been chosen to be  $60\Omega$ , in order to terminate the lines either by  $50\Omega$  (ECL/PECL output format) or  $75\Omega$  resistors (TTL output format, available on request only).
- 1.7.2
   ADC
   Accesses to the differential signal ADCDELADJOUT are provided by two SMA connectors, via 50Ω microstrip lines.

   0utput Signal Access
   Access

 
 1.8
 DMUX Functions Settings
 Four 2 mm-section banana jacks are provided to perform die temperature measurements (see Section 4.3).

 Three potentiometers are provided for the adjustment of SWIADJ, ADCDELADJCTRL and DMUXDELADJCTRL respectively.
 SWIADJ, ADCDELADJCTRL

Four jumpers are provided for the setting of the static control signals NBBIT, RATIO-SEL, CLKINTYPE and BIST (jumper on board = logic 0).



Overview



#### Table of Contents



#### Section 1

| Overview |     |                                          | 1-1 |
|----------|-----|------------------------------------------|-----|
| 1.1      | Fea | atures                                   | 1-1 |
| 1.2      | Des | scription                                | 1-1 |
| 1.3      | TSI | EV81102G0 Evaluation Board               | 1-2 |
| 1.4      | Boa | ard Structure                            | 1-3 |
| 1.4.     | .1  | Board Layers Thickness Profile           | 1-3 |
| 1.4.     | .2  | Metal Layers                             | 1-3 |
| 1.4.     | .3  | Dielectric Layers                        | 1-3 |
| 1.5      | Po  | wer Supplies and Ground Access           | 1-4 |
| 1.6      | Inp | ut Access                                | 1-4 |
| 1.6.     | .1  | Input Data and Clock Access              | 1-4 |
| 1.6.     | .2  | Synchronous Reset Access                 | 1-4 |
| 1.6.     | .3  | Asynchronous Reset Access                | 1-5 |
| 1.6.     | .4  | ADC Synchronization Input Signal Access  | 1-5 |
| 1.7      | Out | tputs Access                             | 1-5 |
| 1.7.     | .1  | Digital Outputs                          | 1-5 |
| 1.7.     | .2  | ADC Synchronization Output Signal Access | 1-5 |
| 1.8      | DM  | IUX Functions Settings                   | 1-5 |

#### Section 2

| Layout Ir | nformation                | 2-1 |
|-----------|---------------------------|-----|
| •         | Power Supplies Decoupling |     |
| 2.2       | Reference Planes          | 2-1 |
| 2.3       | I/O Transmission Lines    | 2-2 |
|           |                           |     |

#### Section 3

| DC Char  | acteristics                |     |
|----------|----------------------------|-----|
| and Curr | ent Consuption             | 3-1 |
| 3.1      | Operating Charcteristics   | 3-1 |
| 3.2      | Electrical Characteristics | 3-3 |

#### Section 4

| Main Fur | nction Description       |     |
|----------|--------------------------|-----|
| 4.1      | Introduction             | 4-1 |
| 4.2      | Quick Start              | 4-1 |
| 4.3      | DMUX Settings Adjustment | 4-2 |
| 4.4      | BIST                     | 4-2 |

| Delay Adjust                  | 4-3                           |
|-------------------------------|-------------------------------|
| Miscellaneous                 |                               |
| Applying the TSEV81102G0 DMUX | 4-4                           |
| ADC to DMUX Connections       | 4-5                           |
|                               | Applying the TSEV81102G0 DMUX |

#### Section 5

| Package Description                                      | 5-1 |
|----------------------------------------------------------|-----|
| 5.1 Introduction                                         | 5-1 |
| 5.2 TS81102G0 Pinout                                     | 5-2 |
| 5.3 Thermal and Moisture Characteristics                 | 5-5 |
| 5.3.1 Thermal Resistance from Junction to Case: RTHJC    | 5-5 |
| 5.3.2 Thermal Resistance from Junction to Ambient: RTHJA | 5-5 |
| 5.3.3 Temperature Diode Characteristic                   | 5-5 |
| 5.3.4 Moisture Characteristic                            | 5-5 |
| 5.4 Ordering Information                                 | 5-6 |

#### Section 6

| Schemat | ics                              | 6-1 |
|---------|----------------------------------|-----|
| 6.1     | TSEV81102G0 Electrical Schematic | 6-1 |
| 6.2     | Component List                   | 6-3 |
| 6.3     | Evaluation Board Schematics      | 6-4 |



ii



## Section 2

## **Layout Information**

Because the DMUX processes high-frequency signals, special attention was given to the board layout in order to achieve full speed operation efficiency. Thus, special effort was made in order to match the length of transmission lines for both input and output signals. In addition, cross-talk effects were reduced by increasing, wherever possible, the space between the lines.

# 2.1 Power Supplies Decoupling Each power supply is bypassed by a 1 μF Tantalum capacitor in parallel with a 100 nF chip capacitor. Each power supply access of the DMUX is also bypassed as close as possible to the device, by a 10 nF and a 100 pF surface mount chip capacitor in parallel. Note: Those capacitors are superposed.

#### 2.2 Reference Planes Each reference plane (layer 3 and layer 7) is physically divided in two parts: one GND trace and one V<sub>PLUSD</sub> trace, which is the voltage reference of the output buffers of the DMUX. V<sub>PLUSD</sub> can be set to GND (ECL format) or to 3.3V (PECL/TTL format) according to the desired output format.

#### 2.3 I/O Transmission Lines The following table summarizes the main properties of the microstrip lines of all the input and output signals. Note that the transmission delay through a transmission line is approximately 6.1 ps/mm.

| Signal                         | Туре         | Typical<br>Length    | Length<br>Matching | Characteristic<br>Impedance | Adaptation                | Comments                                                    |
|--------------------------------|--------------|----------------------|--------------------|-----------------------------|---------------------------|-------------------------------------------------------------|
| ClkIn<br>ClkInb                | Differential | 69 mm<br>69.7 mm     |                    | 50Ω<br>50Ω                  | On-chip $100\Omega$ diff. |                                                             |
| l[09], l[09]b                  | Differential | 68.8 mm              | ±1                 | 50Ω                         | On-chip $100\Omega$ diff. | Min length (I3): 67.8 mm<br>Max length (I9): 69.6 mm        |
| A[09],, H[09]                  | Single       | 111.4 mm             | ±8                 | 60Ω                         | 50Ω                       | Min length (F3 & E5): 104.2 mm<br>Max length (C9): 119.3 mm |
| DR<br>DRb                      | Differential | 111.9 mm<br>114.5 mm |                    | 60Ω<br>60Ω                  | 50Ω<br>50Ω                |                                                             |
| SyncReset,<br>SyncResetb       | Differential | 96 mm                | ±1                 | 50Ω                         | On-chip $100\Omega$ diff. |                                                             |
| ADCDELADJIN,<br>ADCDELADJINb   | Differential | 104 mm               | ±1                 | 50Ω                         | On-chip $100\Omega$ diff. |                                                             |
| ADCDELADJOUT,<br>ADCDELADJOUTb | Differential | 111 mm               | ±1                 | 50Ω                         | None                      |                                                             |

Note: Two ground accesses, OSC1 and OSC2, have been provided near the DMUX for measurements purposes.





## **Section 3**

## DC Characteristics and Current Consuption

#### 3.1 Operating Charcteristics

In this section, the typical values of the board's I/O signals and power sources are listed. These values refer to a nominal use of the evaluation board. These values are purely indicative and may depend on temperature, frequency of use, etc.

The following tables give an estimation of the power consumption of the board, including the current consumption of DMUX and the current consumption induced by the components added on the board.

The values given below are relevant for ECL 50 $\Omega$ , PECL 50 $\Omega$  and TTL 75 $\Omega$  output formats only, assuming that the DMUX is working in ratio 1:8, 10 bits.

For further information about output formats, please also refer to Section 4.3.

| Parameter          | <b>ECL 50</b> Ω | PECL 50 $\Omega$ | TTL 75 $\Omega$ | Unit |
|--------------------|-----------------|------------------|-----------------|------|
| V <sub>cc</sub>    | 5               | 5                | 5               | V    |
| V <sub>PLUSD</sub> | 0               | 3.3              | 3.3             | V    |
| V <sub>TT</sub>    | -2              | 1.3              | 0.25            | V    |
| V <sub>EE</sub>    | -5              | -5               | -5              | V    |

Table 3-1. Supply Voltage

Table 3-2. Output Voltage (at T = 125°C)

| Parameter        | <b>ECL 50</b> Ω | <b>PECL 50</b> Ω | <b>TTL 75</b> Ω | Unit |
|------------------|-----------------|------------------|-----------------|------|
| V <sub>OL</sub>  | -1.8            | 1.5              | 0.5             | V    |
| V <sub>PH</sub>  | -0.8            | 2.5              | 2.5             | V    |
| V <sub>REF</sub> | -1.3            | 2.0              | 1.5             | V    |

| Parameter          | ECL 50Ω<br>(SWIADJ = 0V) | <b>PECL 50</b> Ω<br>(SWIADJ = 0V) | TTL 75Ω<br>(SWIADJ = 0.5V) | Unit |
|--------------------|--------------------------|-----------------------------------|----------------------------|------|
| I <sub>CC</sub>    | 40                       | 40                                | 40                         | mA   |
| I <sub>PLUSD</sub> | 2200                     | 2200                              | 3010                       | mA   |
| ITT                | 1940                     | 1940                              | 2630                       | mA   |
| I <sub>EE</sub>    | 800                      | 800                               | 880                        | mA   |

Table 3-3. Maximum Current Consumption



#### 3.2 Electrical Characteristics

The following table lists the absolute maximum values of the board. These maximum ratings are limiting values to be considered individually, while other parameters are within specified operating conditions. Long exposure to maximum ratings may affect the DMUX reliability.

| Table 3-4. | Absolute | Maximum | Ratings |
|------------|----------|---------|---------|
|------------|----------|---------|---------|

| Parameter                                                  | Symbol                                                                                                      | Comments                                              | Value                  | Unit |
|------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|------------------------|------|
| Positive supply voltage                                    | V <sub>cc</sub>                                                                                             |                                                       | GND to 6               | V    |
| Positive output buffer supply voltage                      | V <sub>PLUSD</sub>                                                                                          |                                                       | GND to 4               | V    |
| Negative supply voltage                                    | V <sub>EE</sub>                                                                                             |                                                       | GND to -6              | V    |
| Analog input voltages                                      | ADCDelAdjCtrl,<br>ADCDelAdjCtrlb or<br>DMUXDelAdjCtrl,                                                      | Voltage range for each<br>pad<br>Differential voltage | 0 to 1                 | V    |
|                                                            | DMUXDelAdjCtrlb or<br>SwiAdj                                                                                | range                                                 | -1 to 1                |      |
| ECL 50Ω input voltage                                      | ClkIn or ClkInb or<br>I[09] or I[09]b or<br>SyncReset or<br>SyncResetb or<br>ADCDelAdjIn or<br>ADCDelAdjInb | Voltage range for each pad                            | -2.2 to 0.6            | V    |
| Maximum difference between ECL $50\Omega$ input voltages   | Clkin – Cikinb or<br>I[09] - I[09]b or<br>SyncReset –                                                       | Minimum differential swing                            | 0.1                    | V    |
|                                                            | Syncresetb or<br>ADCDelAdjIn -<br>ADCDelAdjInb                                                              | Maximum differential swing                            | 2                      |      |
| Data output current                                        | A[09] to H[09] or<br>RefA to RefH or<br>DR or DRb                                                           | Maximum current                                       | 36                     | mA   |
| TTL input voltages                                         | ClkIn Type<br>RatioSel<br>NbBit<br>AsyncReset<br>BIST                                                       |                                                       | GND to V <sub>CC</sub> | V    |
| Maximum input voltage on diode for temperature measurement | DIODE                                                                                                       |                                                       | 700                    | mV   |
| Maximum input current on diode                             | DIODE                                                                                                       |                                                       | 8                      | mA   |
| Maximum junction temperature                               | Tj                                                                                                          |                                                       | 135                    | °C   |
| Storage temperature                                        | T <sub>stg</sub>                                                                                            |                                                       | -65 to 150             | °C   |

Note: Absolute maximum ratings are limiting values, to be applied individually, while other parameters are within specified operating conditions. Long exposure to maximum rating may affect device reliability. The use of a thermal heat sink is mandatory.



DC Characteristics and Current Consuption





## Section 4

## **Main Function Description**

| 4.2 Quick Start The evaluation board is delivered fully assembled and strongly recommended, is also delivered assembled.<br>Do not turn on the power supplies until all power consort are established.<br>The procedure described below aims at helping when the |                                                                                                        |  |  |  |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| board are established.                                                                                                                                                                                                                                           | d tested. A heatsink, which is                                                                         |  |  |  |  |  |  |
| The procedure described below aims at helping when the                                                                                                                                                                                                           | Do not turn on the power supplies until all power connections to the evaluation board are established. |  |  |  |  |  |  |
| It describes the steps to accomplish a BIST test (Built-Ir<br>order to verify whether the board is functional or not. A<br>DMUX will be in the following configuration: DR mode, 10<br>vated, SWIADJ = 0V, ECL output format.                                    | n Self Test, see Section 4.6) in<br>the end of the procedure, the                                      |  |  |  |  |  |  |
| 1. Connect the board's ground pads together.                                                                                                                                                                                                                     |                                                                                                        |  |  |  |  |  |  |
| 2. Connect the pad marked V <sub>PLUSD</sub> to the GND pad.                                                                                                                                                                                                     |                                                                                                        |  |  |  |  |  |  |
| <ol> <li>Connect a -5V power supply source to the pad marker<br/>supply's ground to the GND pad.</li> </ol>                                                                                                                                                      | ed $V_{EE}$ . Then, connect the                                                                        |  |  |  |  |  |  |
| <ol> <li>Connect a +5V power supply source to the pad mark<br/>supply's ground to the GND pad.</li> </ol>                                                                                                                                                        | ed $V_{CC}$ . Then, connect the                                                                        |  |  |  |  |  |  |
| <ol><li>Connect a -2V power supply source to the pad market<br/>supply's ground to the GND pad.</li></ol>                                                                                                                                                        | ed $V_{TT}$ . Then, connect the                                                                        |  |  |  |  |  |  |
| <ol> <li>Connect your input clock to the board (pitches CLKIN<br/>may either be differential or single-ended (see Section</li> </ol>                                                                                                                             | ,                                                                                                      |  |  |  |  |  |  |
| <ol> <li>Remove the jumpers marked NBBIT and CLKINTYP<br/>are RATIOSEL and BIST.</li> </ol>                                                                                                                                                                      | E. The remaining jumpers                                                                               |  |  |  |  |  |  |
| 8. Connect a logic analyzer, such as an HP16500 at the                                                                                                                                                                                                           | e output of the board.                                                                                 |  |  |  |  |  |  |
| 9. Turn on the supply and signal sources according to t                                                                                                                                                                                                          | ne following sequence:                                                                                 |  |  |  |  |  |  |
| <ul> <li>V<sub>EE</sub> first</li> </ul>                                                                                                                                                                                                                         |                                                                                                        |  |  |  |  |  |  |
| – V <sub>CC</sub>                                                                                                                                                                                                                                                |                                                                                                        |  |  |  |  |  |  |
| – V <sub>PLUSD</sub>                                                                                                                                                                                                                                             |                                                                                                        |  |  |  |  |  |  |
| – V <sub>TT</sub>                                                                                                                                                                                                                                                |                                                                                                        |  |  |  |  |  |  |
| <ul> <li>Input clock</li> </ul>                                                                                                                                                                                                                                  |                                                                                                        |  |  |  |  |  |  |

- 10. Set the potentiometer marked SWIADJ such that the voltage on the SWIADJ pin of the DMUX is 0V.
- 11. Connect pad ASYNCRESET to ground (the ASYNCHRESET is active at TTL high level and must be tied to ground when the device is running).

At the output, the demultiplexed BIST sequence shall be observed.

Note: It is not necessary to verify the 512 codes of the BIST to make sure that the DMUX is functional. Verifying the first 16 codes is indeed sufficient.

#### 4.3 DMUX Settings Adjustment Four jumpers are provided in order to activate the functions RATIOSEL, BIST, CLKIN-TYPE and NBBIT. When the jumper is on-board, it corresponds to logic 0. The following table recapitulates which functions are active when the jumpers are on-board or not.

| Table 4-1. | DUMX Settings Adjustment |
|------------|--------------------------|
|            |                          |

| Name      | Jumper | Function       |
|-----------|--------|----------------|
| CLKINTYPE | ON     | DR/2 mode      |
|           | OUT    | DR mode        |
| BIST      | ON     | BIST active    |
|           | OUT    | BIST inactive  |
| NBBIT     | ON     | 8 bits mode    |
|           | OUT    | 10 bits mode   |
| RATIOSEL  | ON     | 1:8 DMUX Ratio |
|           | OUT    | 1:4 DMUX Ratio |

4.4 BIST

A pseudo-random 10-bit generator is implemented in the DMUX. It generates a 10 bits signal at the output of the DMUX, with a period of 512 input clock's periods. The sequence start on port A. The output obtained on port A to H depends on the conversion ratio. The driving clock of BIST is ClkIn. CLKINTYPE must be set to logic 1 (jumper out) to have different 10-bit code on each output. The complete BIST sequence is available on request.



#### 4.5 Delay Adjust

Two delay adjusts of  $\pm 250$  ps, controlled by potentiometers, are available in order to synchronize the input clock and data of the DMUX on the one hand, and to delay the signal ADCDELADJIN on the other hand.

- The input DelAdjCtrl has been set to 0V.
- The input DelAdjCtrlb varies from -0.55V to 0.55V, according to the potentiometer position.
- The generated delay is proportional to the differential voltage V(DelAdjCtrl)–V(DelAdjCtrlb) as shown in the next graph (Figure 4-1).

Figure 4-1. Delay Adjustment Characteristic





#### 4.6 Miscellaneous

- Always wear an anti-static strap when manipulating the board, the DMUX being very sensitive to ESDs.
  - Make sure that the current as delivered by your power supplies is sufficient to supply the board.
  - Always switch on the DMUX board supplies in the following order: V<sub>EE</sub> first, V<sub>CC</sub>, V<sub>PLUSD</sub> and V<sub>TT</sub>.
  - Always make sure that the output current through the termination resistors does not exceed 36 mA.
  - After the supplies are switched on, send an asynchronous reset pulse into the DMUX (i.e. leave the pad ASYNCRESET open and then connect it to the ground).



#### 4.7 Applying the TSEV81102G0 DMUX

The TSEV81102G0 DMUX evaluation board has been designed to be connected with TSEV8388B and TSEV83102G0 ADC evaluation boards.





Please, refer to the specific document "DMUX and ADC APPLICATION NOTES" for more information.



#### 4.8 ADC to DMUX Connections

The DMUX inputs configuration has been optimized to be connected to the TS8388B ADC.

The die in the TBGA package is up. For the ADC, different types of packages can be used such as CBGA with die up or the CQFP68 with die down. The DMUX device being completely symmetrical, both ADC packages can be connected to the TBGA package of the DMUX without crisscrossing the lines (see table below).

| ADC Digital Outputs<br>CQFP68 Package | DMUX Data Inputs<br>TBGA Package | ADC Digital Outputs<br>CBGA Package | DMUX Data Inputs<br>TBGA Package |
|---------------------------------------|----------------------------------|-------------------------------------|----------------------------------|
| D0                                    | 17                               | D0                                  | 10                               |
| D1                                    | 16                               | D1                                  | 11                               |
| D2                                    | 15                               | D2                                  | 12                               |
| D3                                    | 14                               | D3                                  | 13                               |
| D4                                    | 13                               | D4                                  | 14                               |
| D5                                    | 12                               | D5                                  | 15                               |
| D6                                    | 11                               | D6                                  | 16                               |
| D7                                    | 10                               | D7                                  | 17                               |
| -                                     | 18 not connected                 | -                                   | 18 not connected                 |
| _                                     | 19 not connected                 | -                                   | 19 not connected                 |

Table 4-2. ADC to DMUX Connections



Main Function Description





## Section 5

## **Package Description**

## **5.1 Introduction** Information in this section is extracted from the TS81102G0 DMUX datasheet. For exhaustive information about the device's package, please refer to its datasheet.



**AIMEL** 

5.2

TS81102G0

Pinout

| Table 5-1. | TSEV81102G0 Pin Description |
|------------|-----------------------------|
|------------|-----------------------------|

| Туре            | Name               | Levels                                 | Comments                                                                                                                                                                            |  |  |  |
|-----------------|--------------------|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Digital Inputs  | I[09]              | Differential ECL                       | Data input.                                                                                                                                                                         |  |  |  |
|                 | ClkIn              | Differential ECL                       | Clock input.                                                                                                                                                                        |  |  |  |
| Outputs         | A[09] → H[09]      | Adjustable Logic<br>Single             | Data output for channel A to H. Common mode is adjusted with $V_{\text{PLUSD}}$ . Swing is adjusted with SwiAdj.                                                                    |  |  |  |
|                 | DR                 | Adjustable Logic<br>Single             | Data output for channel A to H. Common mode is adjusted with $V_{\text{PLUSD}}$ . Swing is adjusted with SwiAdj.                                                                    |  |  |  |
|                 | $RefA\toRefH$      | Adjustable Single                      | Reference voltage for channels A to H.<br>Common mode is adjustable with V <sub>PLUSD</sub> .                                                                                       |  |  |  |
| Control Signals | ClkInType          | TTL                                    | Mode DR or DR/2 (logic 1: Data Ready).                                                                                                                                              |  |  |  |
|                 | RatioSel           | TTL                                    | DMUX ratio (logic 1: 1:4).                                                                                                                                                          |  |  |  |
|                 | Bist               | TTL                                    | BIST selection (logic 0: BIST active).                                                                                                                                              |  |  |  |
|                 | SwiAdj             | 0V ± 0.5V                              | Swing fine adjustment of output buffers.                                                                                                                                            |  |  |  |
|                 | Diode              | Analog                                 | Diode for chip temperature measurement.                                                                                                                                             |  |  |  |
|                 | NbBit              | TTL                                    | Number of bits: 8 or 10 (logic 1: 10 bits).                                                                                                                                         |  |  |  |
| Synchronization | AsyncReset         | TTL                                    | Asynchronous reset (logic 1: reset on).                                                                                                                                             |  |  |  |
|                 | SyncReset          | Differential ECL                       | Synchronous reset (on rising edge).                                                                                                                                                 |  |  |  |
|                 | DMUXDelAdjCtrl     | Differential analog input of ± 0.5V    | Control of the delay line of DataReady input:<br>Differential input = -0.5V, delay = 250 ps<br>Differential input = 0V, delay = 500 ps<br>Differential input = 0.5V, delay = 750 ps |  |  |  |
|                 | ADCDelAdjCtrl      | Differential analog<br>input of ± 0.5V | Control of the delay line for ADC:<br>Differential input = -0.5V, delay = 250 ps<br>Differential input = 0V, delay = 500 ps<br>Differential input = 0.5V, delay = 750 ps            |  |  |  |
|                 | ADCDelAdjln        | Differential ECL                       | Stand-alone delay adjust input for ADC. Differential termination of $100\Omega$ inside the buffer.                                                                                  |  |  |  |
|                 | ADCDelAdjOut       | $50\Omega$ differential output         | Stand-alone delay adjust output for ADC.                                                                                                                                            |  |  |  |
| Power Supplies  | GND                | Ground 0V                              | Common ground.                                                                                                                                                                      |  |  |  |
|                 | V <sub>EE</sub>    | Power -5V                              | Digital negative power supply.                                                                                                                                                      |  |  |  |
|                 | V <sub>PLUSD</sub> | Adjustable power<br>from 0V to +3.3V   | Common mode adjustment for output buffers.                                                                                                                                          |  |  |  |
|                 | V <sub>cc</sub>    | Power +5V                              | Digital positive power supply.                                                                                                                                                      |  |  |  |



#### Table 5-2. TBGA 240 Package

| Row    | Col    | Name             | Row    | Col     | Name         | Row    | Col     | Name          | Row | Col      | Name                 |
|--------|--------|------------------|--------|---------|--------------|--------|---------|---------------|-----|----------|----------------------|
| А      | 1      | NC               | D      | 4       | VEE          | К      | 16      | VEE           | т   | 17       | VEE                  |
| А      | 2      | E3               | D      | 5       | VEE          | к      | 17      | GND           | Т   | 18       | ADCDELADJIN          |
| А      | 3      | E5               | D      | 6       | VPLUSD       | к      | 18      | 15B           | Т   | 19       | ADCDELADJINB         |
| А      | 4      | E7               | D      | 7       | VPLUSD       | к      | 19      | 15            | U   | 1        | F8                   |
| А      | 5      | E9               | D      | 8       | VEE          | L      | 1       | H9            | U   | 2        | F9                   |
| А      | 6      | CO               | D      | 9       | VPLUSD       | L      | 2       | RATIOSEL      | U   | 3        | VEE                  |
| А      | 7      | C2               | D      | 10      | VEE          | L      | 3       | VPLUSD        | U   | 4        | VPLUSD               |
| А      | 8      | C4               | D      | 11      | VPLUSD       | L      | 4       | VPLUSD        | U   | 5        | VPLUSD               |
| Α      | 9      | C6               | D      | 12      | VEE          | L      | 16      | VEE           | U   | 6        | VPLUSD               |
| А      | 10     | C8               | D      | 13      | VPLUSD       | L      | 17      | VEE           | U   | 7        | VPLUSD               |
| Α      | 11     | REFA             | D      | 14      | GND          | L      | 18      | 16B           | U   | 8        | VEE                  |
| А      | 12     | A1               | D      | 15      | VCC          | L      | 19      | 16            | U   | 9        | VPLUSD               |
| А      | 13     | A3               | D      | 16      | VCC          | М      | 1       | H7            | U   | 10       | VEE                  |
| А      | 14     | A5               | D      | 17      | GND          | М      | 2       | H8            | U   | 11       | VPLUSD               |
| А      | 15     | A7               | D      | 18      | 10B          | М      | 3       | GND           | U   | 12       | VEE                  |
| А      | 16     | A9               | D      | 19      | 10           | М      | 4       | GND           | U   | 13       | VPLUSD               |
| A      | 17     | DEMUXDELADJCTRL  | E      | 1       | G6           | M      | 16      | GND           | Ŭ   | 14       | VPLUSD               |
| A      | 18     | RSTSYNCB         | E      | 2       | G7           | M      | 17      | GND           | Ŭ   | 15       | VPLUSD               |
| A      | 19     | NC               | E      | 3       | VPLUSD       | M      | 18      | 17B           | Ŭ   | 16       | GND                  |
| В      | 1      | E1               | E      | 4       | VEE          | M      | 19      | 17            | Ŭ   | 17       | GND                  |
| В      | 2      | E2               | E      | 16      | VEE          | N      | 1       | H5            | Ŭ   | 18       | GND                  |
| В      | 3      | E4               | E      | 17      | VEE          | N      | 2       | H6            | Ŭ   | 19       | GND                  |
| В      | 4      | E6               | E      | 18      | I1B          | N      | 3       | VPLUSD        | v   | 1        | F7                   |
| В      | 5      | E8               | E      | 19      | 11           | N      | 4       | VPLUSD        | v   | 2        | F6                   |
| В      | 6      | REFC             | F      | 1       | G4           | N      | 16      | VEE           | v   | 3        | F4                   |
| В      | 7      | C1               | F      | 2       | G5           | N      | 17      | VEE           | v   | 4        | F2                   |
| В      | 8      | C3               | F      | 3       | GND          | N      | 18      | 18B           | v   | 5        | F0                   |
| В      | 9      | C5               | F      | 4       | GND          | N      | 19      | 18            | v   | 6        | D9                   |
| В      | 10     | C7               | F      | 16      | GND          | P      | 1       | H3            | v   | 7        | D7                   |
| В      | 11     | C9               | F      | 17      | GND          | P      | 2       | H4            | v   | 8        | D5                   |
| В      | 12     | AO               | F      | 18      | I2B          | P      | 3       | GND           | v   | 9        | D3                   |
| В      | 13     | A0<br>A2         | F      | 19      | 12           | P      | 4       | GND           | v   | 10       | D1                   |
| В      | 14     | A4               | G      | 1       | G2           | P      | 16      | GND           | v   | 11       | REFD                 |
| В      | 15     | A4<br>A6         | G      | 2       | G3           | P      | 17      | GND           | v   | 12       | B8                   |
| В      | 16     | A8               | G      | 3       | VEE          | P      | 18      | 19B           | v   | 13       | B6                   |
| В      | 17     | ASYNCRESET       | G      | 4       | VEE          | P      | 19      | 19            | v   | 14       | B4                   |
| В      | 18     | DEMUXDELADJCTRLB | G      | 16      | VEE          | R      | 1       | H1            | v   | 15       | B2                   |
| В      | 19     | RSTSYNC          | G      | 17      | VEE          | R      | 2       | H2            | v   | 16       | B0                   |
| C      | 1      | REFE             | G      | 18      | I3B          | R      | 3       | VPLUSD        | v   | 17       | BIST                 |
| c      | 2      | EO               | G      | 19      | 13           | R      | 4       | VPLUSD        | v   | 18       | CLKINTYPE            |
| c      | 3      | VEE              | н      | 1       | GO           | R      | 16      | VEE           | v   | 19       | ADCDELADJCTRL        |
| c      | 4      | VPLUSD           | н      | 2       | G1           | R      | 17      | GND           | Ŵ   | 1        | NC                   |
| c      | 5      | VPLUSD           | н      | 3       | GND          | R      | 18      | ADCDELADJOUT  | Ŵ   | 2        | F5                   |
| c      | 6      | VPLUSD           | Н      | 4       | GND          | R      | 19      | ADCDELADJOUTB | Ŵ   | 3        | F3                   |
| c      | 7      | VPLUSD           | Н      | 16      | GND          | Т      | 1       | REFH          | Ŵ   | 4        | F1                   |
| c      | 8      | VEE              | H      | 17      | GND          | T      | 2       | HO            | Ŵ   | 5        | REFF                 |
| c      | 9      | VPLUSD           | H      | 18      | CLKINB       | T      | 3       | VEE           | Ŵ   | 6        | D8                   |
| c      | 10     | VEE              | H      | 19      | CLKIN        | T      | 4       | VEE           | W   | 7        | D6                   |
| c      | 11     |                  | J      | 19      | DR           | T      | 4<br>5  | VEE           | W   | 8        | D6<br>D4             |
| c      | 12     | VEE              | J      | 2       | REFG         | T      | 5<br>6  | VEL           | W   | 9        | D4<br>D2             |
| c      | 12     | VEL              | J      | 2       | VPLUSD       | T      | 7       | VPLUSD        | W   | 10       | D2<br>D0             |
| c      | 13     | VPLUSD           | J      | 4       | VCC          | T      | 8       | VEE           | W   | 11       | B9                   |
| c      | 14     | VPLUSD           | J      | 4<br>16 | VEE          | T      | 9       | VEL           | W   | 12       | B7                   |
| c      | 15     | GND              | J      | 10      | VEE          | T      | 9<br>10 | VEE           | W   | 12       | B5                   |
| c      | -      | GND<br>GND       |        |         | I4B          | T      | -       | VEE<br>VPLUSD | W   |          | B3                   |
| C      | 17     |                  | J      | 18      |              | T      | 11      |               |     | 14       | B3<br>B1             |
|        | 18     | GND<br>DIODE     | J      | 19      | I4<br>SWIADJ | T      | 12      | VEE<br>VPLUSD | W   | 15       | REFB                 |
| С      | 19     |                  | K      | 1       |              |        | 13      |               | W   | 16       |                      |
| D<br>D | 1      | G8<br>G9         | K      | 2       | DRB<br>VEE   | T      | 14      | VPLUSD        | W   | 17       |                      |
| D      | 2<br>3 | G9<br>VEE        | K<br>K | 3<br>4  | VEE          | T<br>T | 15      | GND<br>VEE    | W   | 18<br>19 | ADCDELADJCTRLB<br>NC |
| U      | 3      |                  | n      | 4       | VĽE          |        | 16      | VÉE           | W   | 19       |                      |



#### 5.3 Thermal and Moisture Characteristics

## 5.3.1 Thermal Resistance from Junction to the TBGA package is estimated at 0.7°C/W which can be decomposed in:

- Silicon: 0.1°C/W
- Die attach epoxy: 0.5°C/W (thickness # 50 µm)
- Copper block (back side of the package): 0.1°C/W.

**5.3.2** Thermal Resistance from Junction to Ambient: RTHJA A pin-fin type heatsink, size 40 mm x 40 mm x 8 mm can be used to reduce thermal resistance. This heatsink should not be glued on top of the package as Atmel does not guarantee the attachment on the board in such a configuration. The heatsink could be clipped or screwed on the board.

With such a heatsink the Rthj-a is about 6°C/W. (If Atmel takes 10°C/W for Rth through the heatsink in parallel with 15°C/W for Rth through the balls).

Without a heatsink, the Rth junction to air for a package reported on-board can be estimated from 13 to  $20^{\circ}$ C/W (depending on the board used).

The worst value 20°C/W is given for 1-layer board (13°C for 4-layer board).

**5.3.3 Temperature Diode** The theoretical characteristic of the diode, in function of the temperature when I = 3 mA is depicted below.

#### Figure 5-2. Temperature Diode Characteristic



#### 5.3.4 Moisture Characteristic This device is sensitive to the moisture (MSL3 according JEDEC standard). Shelf life in sealed bag: 12 months at < 40°C and < 90% relative humidity (RH).</td>



After this bag is opened, devices that will be subjected to infrared reflow, vapor-phase reflow, or equivalent processing (peak package body temperature 220°C) must be:

- mounted within 168 hours at factory conditions of ≤ 30°C/60% RH, or
- **stored** at  $\leq$  20% RH.

Devices require baking, before mounting, if Humidity Indicator is > 20% when read at 23°C  $\pm$ 5°C.

If baking is required, devices may be baked for:

- 192 hours at 40°C + 5°C/-0°C and < 5% RH for low temperature device containers, or
- 24 hours at 125°C ± 5°C for high-temperature device containers.

#### 5.4 Ordering Information

| Part Number      | Package  | Temperature Range                    | Screening Level | Comments                                   |
|------------------|----------|--------------------------------------|-----------------|--------------------------------------------|
| TS81102G0VTP     | TBGA 240 | "V" grade:<br>-40°C < Tc; Tj < 110°C | Standard        |                                            |
| TSEV81102G0TPZR3 | TBGA 240 | Ambient                              | Prototype       | Evaluation Board (delivered with heatsink) |





## Section 6 Schematics

#### 6.1 TSEV81102G0 Please, see the following figures. Electrical Schematic







#### 6.2 Component List

Table 6-1. Component List

| Туре                                  | Reference                    | Quantity | Label                                                                                                                                                                                                                        |
|---------------------------------------|------------------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SMA CONNECTOR                         | VITELEC 142 – 0701 – 851     | 2        | J12, J13                                                                                                                                                                                                                     |
|                                       | RADIALL R125 620 001         | 4        | J10, J11, J19, J20                                                                                                                                                                                                           |
| BANANA JACK 4 mm                      | DELTRON                      | 6        | J21 to J26                                                                                                                                                                                                                   |
|                                       | E. F. JOHNSON                | 4        | J15 to J18                                                                                                                                                                                                                   |
| SUBVIS<br>CONNECTOR                   | RADIALL R112 665             | 1        | J14                                                                                                                                                                                                                          |
| PITCH CONNECTOR<br>2.54 mm (two rows) | -                            | 5        | J1 to J5                                                                                                                                                                                                                     |
| CAPACITOR                             | CHIP TANTALE 1 uF, 20V       | 4        | C1 to C4                                                                                                                                                                                                                     |
|                                       | CHIP Ceramic 100 nF          | 4        | C5 to C8                                                                                                                                                                                                                     |
|                                       | CHIP Ceramic 10 nF           | 39       | C9, C11, C13, C15, C17, C19,<br>C21, C23, C25, C27, C29, C31,<br>C33, C35, C37, C39, C41, C43,<br>C45, C47, C49, C51, C53, C55,<br>C57, C59, C61, C63, C65, C67,<br>C69, C71, C73, C75, C77, C79,<br>C81, C83, C85, C87, C88 |
|                                       | Ceramic 10 nF                | 39       | C10, C12, C14, C16, C18, C20,<br>C22, C24, C26, C28, C30, C32,<br>C34, C36, C38, C40, C42, C44,<br>C46, C48, C50, C52, C54, C56,<br>C58, C60, C62, C64, C66, C68,<br>C70, C72, C74, C76, C78, C80,<br>C82, C84, C86          |
| RESISTOR                              | CHIP 5 K $\Omega$ 1%         | 2        | R1, R2                                                                                                                                                                                                                       |
|                                       | CHIP 4 KΩ 1%                 | 4        | R5, R6, R9, R10                                                                                                                                                                                                              |
|                                       | CHIP 2.5 KΩ 1%               | 2        | R3, R4, R7, R8                                                                                                                                                                                                               |
|                                       | CHIP 2 KΩ 1%                 | 2        | R101, R102                                                                                                                                                                                                                   |
|                                       | CHIP 50Ω 1%                  | 90       | R11 to R100                                                                                                                                                                                                                  |
| POTENTIOMETER                         | BOURNS 2 K $\Omega$ 25 turns | 1        | P1                                                                                                                                                                                                                           |
|                                       | BOURNS 1 K $\Omega$ 25 turns | 2        | P2, P3                                                                                                                                                                                                                       |
| DIODE                                 | -                            | 6        | D1 to D6                                                                                                                                                                                                                     |
| DMUX                                  | TS81102G0                    | 1        | U1                                                                                                                                                                                                                           |



#### 6.3 Evaluation Board Figure 6-2. Component Side Description Schematics



Figure 6-3. Reference Planes



Figure 6-4. Power Supplies Plane







#### **Atmel Corporation**

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 487-2600

#### **Regional Headquarters**

#### Europe

Atmel Sarl Route des Arsenaux 41 Case Postale 80 CH-1705 Fribourg Switzerland Tel: (41) 26-426-5555 Fax: (41) 26-426-5500

#### Asia

Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimshatsui East Kowloon Hong Kong Tel: (852) 2721-9778 Fax: (852) 2722-1369

#### Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581

#### **Atmel Operations**

*Memory* 2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314

#### Microcontrollers

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314

La Chantrerie BP 70602 44306 Nantes Cedex 3, France Tel: (33) 2-40-18-18-18 Fax: (33) 2-40-18-19-60

#### ASIC/ASSP/Smart Cards

Zone Industrielle 13106 Rousset Cedex, France Tel: (33) 4-42-53-60-00 Fax: (33) 4-42-53-60-01

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA Tel: 1(719) 576-3300 Fax: 1(719) 540-1759

Scottish Enterprise Technology Park Maxwell Building East Kilbride G75 0QR, Scotland Tel: (44) 1355-803-000 Fax: (44) 1355-242-743

#### **RF**/Automotive

Theresienstrasse 2 Postfach 3535 74025 Heilbronn, Germany Tel: (49) 71-31-67-0 Fax: (49) 71-31-67-2340

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA Tel: 1(719) 576-3300 Fax: 1(719) 540-1759

#### Biometrics/Imaging/Hi-Rel MPU/

High Speed Converters/RF Datacom Avenue de Rochepleine BP 123 38521 Saint-Egreve Cedex, France Tel: (33) 4-76-58-30-00 Fax: (33) 4-76-58-34-80

*Literature Requests* www.atmel.com/literature

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDI-TIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, PUNITIVE, SPECIAL OR INCIDEN-TAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel's products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.

© Atmel Corporation 2005. All rights reserved. Atmel<sup>®</sup>, logo and combinations thereof, Everywhere You Are<sup>®</sup> and others, are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others



