# Applying Atmel ADC and DMUX

## Introduction

This document aims at presenting relevant information needed to properly apply the Atmel ADCs and DMUX.

It describes the different configurations the product can be set at for best performance results.

An important benefit is the full compatibility of the Atmel ADCs and DMUX devices and their evaluation boards. In particular, this document offers some tips to help the users apply our products in a very user-friendly way.



TSEV81102G0TPZR3 DMUX and TSEV83102G0BGL ADC Evaluation Boards



TS830500 TS8388B TS83102G0B ADCs and TS81102G0 DMUX

# **Application Note**

Rev. 2167A-BDC-10/03





# ADC and DMUX Connection

ADC and DMUXThe TS8308500 8-bit 500 Msps ADC, TS8388B 8-bit 1 Gsps ADC and TS83102G0B 10-bit<br/>2 Gsps ADC data outputs are ECL/LVDS compatible. As the DMUX can only accept ECL lev-<br/>els at its inputs, the ADCs have to be set in ECL output mode (V<sub>PLUSD</sub> to ground for the<br/>TS8308500 and TS8388B devices and at -0.8 V for the TS83102G0B).

In the particular case of the TS83102G0B device (10-bit 2 Gsps ADC),  $V_{PLUSD}$  can be connected to ground and still make the output levels of the ADC compatible with the input level requirements from the DMUX.

**DMUX Settings** If connecting to one of the TS83xxx ATMEL ADCs, the DMUX has to be set in DR/2 clock mode (the Data Ready signal frequency out of the ADC is half the sampling frequency and thus half the data rate). The other settings on the DMUX depend on the required speed ratio and resolution:

- NBBIT: set to 0 for 8 bits and 1 for 10 bits
- RATIOSEL: set to 1 for 1:4 ratio and 0 for 1:8 ratio
- Note: The DMUX output buffers are limited to 250 Msps. The choice of the speed ratio has to be made according to the required data rate out of the DMUX but also to this 250 Msps limitation.

### ADC and DMUX Interfacing

Because the DMUX input buffers are already on-chip differentially  $2 \times 50 \Omega$  terminated, it is not necessary to add any termination resistor between the ADC and DMUX. Consequently, the ADC outputs can be directly sent to the DMUX (direct traces) as illustrated in Figure 1 and Figure 2.









Note: When connecting the ADC and DMUX evaluation boards, it is recommended to remove the extra 50  $\Omega$  termination resistors on the ADC board since the DMUX is already terminated. This does not apply for ADC boards with digital receivers, in which case the termination resistors are required for the digital receivers.





## ADC and DMUX Mono-channel Application



Figure 3. ADC and DMUX Mono-channel Application

Aim

To constitute an acquisition channel with a high speed ADC, a DMUX and an ASIC.

The high speed ADC may be one of Atmel family: TS8308500, TS8388B, TS83102G0B.

The DMUX is designed to slow down the output data frequency from the ADC, in order to allow the following ASIC to process calculations of this data at acceptable rates.

The whole system consisting of the ADC and the DMUX can be controlled via the asynchronous reset of the DMUX. This asynchronous reset is needed to start the DMUX and consequently can be used as the trigger for an acquisition.

Note: The Data Ready Reset DRRB of the ADC is not necessary for proper operation of the device.

The DMUX input clock phase can be adjusted with an adjustable delay of  $\pm 250$  ps to ensure an adequate phase between clock and data inside the DMUX due to the DMUXDelAdjCtrl function of the DMUX device.

### **ADC and DMUX Interleaving Applications**

For several applications (multi-channel, multiplication of sampling frequency, multiplication of speed ratio), it is necessary to interleave 2 (or more) ADC and DMUX couples. In these cases, it is essential to align with more than 1 ps accuracy the internal sampling instant of the ADCs for correct HF performances.

In the case of the TS8388B ADC, a stand-alone delay adjustment ( $\pm$ 250 ps) is available in the DMUX (ADC Delay Adjust).

When the TS83102G0 ADC is used, the internal sampling instant can be fine-tuned by the Sampling Delay adjust function of the ADC. In this case, it is not necessary to use the ADC delay adjust function in the DMUX.

Figure 4. ADC and DMUX Multi-channel Application

### Multi-channel Application

Clock enable Low Skew C CP Master clock Fs 8 8 delay Clk 8 Data 8 8 DMUX ADC ASIC Signal 1 8 DR 8 delay Rst 8, ARst Clk Async. Rst 8 8 Clk delay 8, 8 Data DMUX ADC ASIC Signal 2 8 DR 8 delay Rst 8 ARst Clk

### Aim

To constitute multiple acquisition channels composed of a high speed ADC, a DMUX and an ASIC.





The state of each DMUX and each ADC is controlled with the asynchronous reset: the reset pulse is sent to all the devices.

For each channel, the DMUX input clock phase can be adjusted with an adjustable delay of  $\pm 250$  ps to ensure an adequate phase between clock and data inside the DMUX thanks to the DMUX Delay Adjust function.

Note: It is recommended to use the synchronous reset of the DMUX to ensure good synchronization of both channels.

How to align the internal sampling instant of the ADCs:

- 1. Connect all the ADCs inputs (Refer to Figure 4 on page 5, Signal 1 = Signal 2).
- 2. Generate a signal on the ADCs inputs.
- 3. Check the ADC or DMUX outputs with an acquisition system.
- 4. Tune the delay adjust until the codes on the outputs are exactly the same for all the channels.

Clock enable D Low Skew C ·СР Master clock Fs 8 Offset control 8 delay Clk 8 8 Data 8, ADC1 DMUX1 ASIC 8 DR 8 delay Rst 8 Rst Clk Async. Rst 8 Analog signal 8 GND 8 Clk delay 8 8 Data 8, ADC2 DMUX2 ASIC 8 DR 8 delay Rst 8, Rst Clk

#### Figure 5. Multiplication of Sampling Frequency

Aim

Multiplication of

Sampling

Frequency

To multiply artificially the sampling frequency of 1 acquisition channel by using several ADC and DMUX couples.

6 ADC and DMUX

The state of each DMUX and each ADC is controlled with the asynchronous reset: the reset pulse is sent to all the devices.

For each couple, the DMUX input clock phase can be adjusted with an adjustable delay of  $\pm 250$  ps to ensure a good phase between clock and data inside the DMUX (DMUX Delay Adjust).

In this application, it is very important to align the internal sampling of the ADCs for proper operation of the interleaving scheme.





Note: These timing diagrams do not take into account the different propagation delays in the ADCs (pipeline delays for example).

In this application, the data available on the DMUX inputs are as if the sampling frequency was 2 x Fs instead of Fs. Practically, it is recommended to limit the number of channels for such an application to 4, so that the sampling frequency can be 4 x Fs.

The shaded gray in Figure 6 is an example of bad alignment of the sampling of the ADCs. It is obvious that the data D2 will be different from the data expected in the case of sampling frequency of 2 x Fs.

How to align the internal sampling instant of the ADCs:

- 1. Provide the Master Clock with a low frequency signal (typically 100 Msps).
- 2. Connect the ADCs positive input to a common analog sinewave signal of frequency twice the frequency of the Master Clock (typically 50 MHz).
- Tune the sampling instant of one of the two ADCs until the codes at the two ADCs outputs are the same.





### 1:16 Conversion Ratio

This 1:16 conversion ratio is achieved using two DMUXs in parallel.

Multi-channel

Figure 7. 1:16 Conversion Ratio

Application



Aim

To reduce the data speed out of the ADC and DMUX couple from Fs/8 to Fs/16.

To obtain 1:16 ratio, the ADC must provide a DR/2 clock, and each DMUX is configured to work in DR mode.

The DR/2 is wired to the clock input of each DMUX (ClkIn1 and ClkIn2), so that they work in opposite phase. Thus, odd data is read by the first DMUX on the rising edge of ClkIn1, and even data is read by the second DMUX on the rising edge of ClkIn2.

To ensure a good synchronization between the two DMUXes, it is advised to start both boards at the beginning by performing an asynchronous reset on both the DMUXes and then to send a common synchronous reset to the two boards simultaneously (if the synchronous reset is to be used as a single-ended signal, it is recommended to leave the negative synchronous reset signal floating).

As implied by Figure 7 on page 8, there is no need to use the DRRB reset from the Atmel ADC. As a matter of fact, the DRRB reset signal from the ADC is not mandatory when the Atmel ADCs are used with the Atmel DMUX, since the state of the ADC and DMUX system can be controlled thanks to the DMUX asynchronous reset.





### **ADC and DMUX Power Up Sequence**

The power up sequence for the ADC and DMUX system is described hereafter:

- 1. Supply  $V_{EE} = -5 V$
- 2. Supply  $V_{CC} = 5 V$
- 3. Supply V<sub>PLUSD</sub> if needed
- 4. Supply  $V_{TT}$  if needed
- 5. Apply the clock and the analog inputs on the ADC
- 6. Perform an Asynchronous reset on the DMUX

The first four steps of this sequence are not critical but it is recommended not to have the 5 V supply on while the -5 V is off for too long a time.

On the other hand, the last two steps are mandatory in the specified order (do not apply the clock and analog input signals to the ADC while the supplies are Off).

The Asynchronous Reset of the DMUX is then required to start the DMUX device.





### PCB Ground Concerning the ground planes on ADC and DMUX boards, we recommend the configuration used in our ADC and DMUX evaluation boards (TSEV8388B, TSEV83102G0B and Planes TSEV81102G0) as being the same ground plane for both analog and digital parts. You will find in the datasheets: The board layers characteristics on "Board Layers Thickness Profile" for all the evaluation • boards The board metal layers schematics on "Electrical Schematics" of TSEV83102G0 The board metal layers schematics on "Electrical Schematics" of TSEV8388 The board metal layers schematics "Evaluation Board Schematics" of TSEV81102G0 **ADC Boards** The ADC boards are constitued of several ground planes, some of which are identical and were duplicated for board rigidity. We can consider that there is one main ground plane, being both an analog ground plane and digital ground plane. One common plane is used for both analog and digital grounds: The ADC digital output buffers are differential buffers so there is no significant transient current in the power planes, even if several buffers switch at the same time. The other parasitics which may perturb the ground plane are due to the poor adaptation of the digital output buffers. This may cause reflections and perturb the digital ground plane. But this situation can not ensure a correct transmission of the output signals. If the digital output signals are perturbed, the load acquisition will be ineffective. With a good adaptation of the output buffers, this can be avoided. Consequently, because of the use of well-adapted differential output buffers, the choice was made to merge the analog and digital ground planes. **DMUX Boards** There is one reference plane (divided in V+D and GND planes) and there is one power supply plane. V+D and ground planes are separated because: The DMUX digital output buffers are single ended buffers and consequently, when several output buffers switch simultaneously, large transients can be created in the V+D plane. As V+D and ground planes are separated, V+D plane does not corrupt significantly the ground plane. V+D and ground planes are on the same layer and not stacked, that allows to avoid the corruption of the ground plane by V+D plane through the coupling capacitances. As for the ADC board, there are also the issues of bad adaptations on the load which can corrupt the V+D plane. Moreover this involves a bad quality of the signals for the load acquisition. In the case of ECL output mode, V+D is connected to the ground by one wire, which allows the current to flow (see Figure 9 on page 11). Moreover this imposes on the perturbation to cover a big distance (several centimeters) before reaching the ground plane. As the planes have a very low impedance, the perturbation is quickly dissipated. Note: $V_{PLUSD}$ power supply has to be decoupled to $V_{EE}$ and not to ground.

Finally, Figure 9 represents the ADC and DMUX boards, which can work at a frequency of up to 2 GHz (providing a good matching of the DMUX load).

Figure 9. ADC and DMUX Boards Schematic







# ADC and DMUX Board Layout Recommendations

| Board's Layer<br>Profile  | It is recommended to use HTG dielectric layers because of their very good high frequency performances.                                                                                                                       |
|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                           | The number of layers can be calculated as follows:                                                                                                                                                                           |
|                           | (1 copper layer + 1 reference plane + 2 dielectric layers) x Number of signals to be separated (min = 3).                                                                                                                    |
| I/O Transmission<br>Lines | For proper matching and transmission of high frequency signals, 50 $\Omega$ microstrip lines should be used.                                                                                                                 |
|                           | Particular care should be taken with regards to the line length of similar signals: it should be the same with less than 2 mm accuracy for high speed signals.                                                               |
| Power Supplies            | For proper operation of the device and good shielding vs noise, it is recommended to uncouple the power supplies of the ADC and DMUX at the 10 nF and 100 pF SMC capacitors in parallel (to be superimposed on one another). |
|                           | In the case of the DMUX, at least 30 x (10 nF + 100 pF) capacitors are necessary for all the power supplies.                                                                                                                 |
|                           | Note: 39 x (10 nF + 100 pF) capacitors are used on the evaluation board.                                                                                                                                                     |
|                           | When all 80 output data of the DMUX are to be used, it may be necessary to extra decouple the V <sub>TT</sub> power supply thanks to 4 additional 1 $\mu$ F tantalum capacitors and 1 additional 15 $\mu$ F capacitor.       |
|                           | In the case of the TS8388B 8-bit 1 Gsps ADC, at least 11 x (10 nF + 100 pF) decoupling capacitors are necessary.                                                                                                             |
|                           | Note: 24 x 10 nF + 16 x 100 pF capacitors are used on the evaluation board.                                                                                                                                                  |

# Appendix

### Appendix 1: TS81102G0 DMUX, TS8388B ADS and TS83102G0B ADC Block Diagrams

Data Path **Clock Path** DEMUXDeIAdjCtrl ADCDelAdjln ADCDelAdjCtrl SyncReset AsyncReset VplusDOut ClkInType RatioSel SwiAdj DIODE I[0..7/9] NbBit VCC GND VEE BIST CIKIN RatioSel ₣ delay FS/8 ŧ NAP Β2 BIST mux 8/10 mux Phase control RstGen 8/10 ClkPar Reset odd even master master latch latch odd even slave slave Counter 8 Counter latch latch (8 stage Status shift register) ω -atch Sel Even/Odd [1..8/10] ♪ ₫ ₫ ĵ 1 ſ FS/8 Port Selection Clock 8 Γ ₫ ♪ ♪ ♪ ₫ ĵ ĵ Data 8 1 Output Clock 8/10 ო ADCDelAdjOut A[0..7/9] RefA C[0..7/9] RefC E[0..7/9] RefE G[0..7/9] RefG B[0..7/9] D[0..7/9] RefD F[0..7/9] H[0..7/9] RefH DataReady generation RefB RefF DR/DR Even Ports Odd Ports

Figure 1. TS81102G0 DMUX Block Diagram





Figure 2. TS8388B ADC Block Diagram



Figure 3. TS83102G0B ADC Block Diagram



### **Appendix 2: Internal Timing Diagram**

**DMUX Timing Diagram** This diagram corresponds to an established operation of the DMUX with Synchronous Reset.



### Figure 4. DMUX Timing Diagram





### ADCs Timing Diagrams

The timing diagrams for the TS8388B and TS83102G0 ADCs are similar. Care should only be taken regarding the values of the specified timings (refer to the corresponding device datasheets for more details).





Figure 6. Timing Diagram: Data Ready Reset, Clock Held at HIGH Level



### Appendix 3: ADC and DMUX Testbench









### **Atmel Corporation**

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 487-2600

### **Regional Headquarters**

#### Europe

Atmel Sarl Route des Arsenaux 41 Case Postale 80 CH-1705 Fribourg Switzerland Tel: (41) 26-426-5555 Fax: (41) 26-426-5500

#### Asia

Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimshatsui East Kowloon Hong Kong Tel: (852) 2721-9778 Fax: (852) 2722-1369

#### Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581

### **Atmel Operations**

Memory

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314

#### Microcontrollers

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314

La Chantrerie BP 70602 44306 Nantes Cedex 3, France Tel: (33) 2-40-18-18-18 Fax: (33) 2-40-18-19-60

#### ASIC/ASSP/Smart Cards

Zone Industrielle 13106 Rousset Cedex, France Tel: (33) 4-42-53-60-00 Fax: (33) 4-42-53-60-01

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA Tel: 1(719) 576-3300 Fax: 1(719) 540-1759

Scottish Enterprise Technology Park Maxwell Building East Kilbride G75 0QR, Scotland Tel: (44) 1355-803-000 Fax: (44) 1355-242-743

#### **RF**/Automotive

Theresienstrasse 2 Postfach 3535 74025 Heilbronn, Germany Tel: (49) 71-31-67-0 Fax: (49) 71-31-67-2340

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA Tel: 1(719) 576-3300 Fax: 1(719) 540-1759

#### Biometrics/Imaging/Hi-Rel MPU/

High Speed Converters/RF Datacom Avenue de Rochepleine BP 123 38521 Saint-Egreve Cedex, France Tel: (33) 4-76-58-30-00 Fax: (33) 4-76-58-34-80

*Literature Requests* www.atmel.com/literature

Support hotline-bdc@gfo.atmel.com

**Disclaimer:** Atmel Corporation makes no warranty for the use of its products, other than those expressly contained in the Company's standard warranty which is detailed in Atmel's Terms and Conditions located on the Company's web site. The Company assumes no responsibility for any errors which may appear in this document, reserves the right to change devices or specifications detailed herein at any time without notice, and does not make any commitment to update the information contained herein. No licenses to patents or other intellectual property of Atmel are granted by the Company in connection with the sale of Atmel products, expressly or by implication. Atmel's products are not authorized for use as critical components in life support devices or systems.

© Atmel Corporation 2003. All rights reserved. Atmel<sup>®</sup> is a registered trademark of Atmel Corporation. Other terms and product names may be the trademarks of others.

